

## Innovate Canada 2008 Contest Submission and Evaluation Guidelines

## **Submission Deadline**:

Preliminary Paper Submission Deadline: May 15<sup>th</sup>, 2008

Final Project Paper Submission Deadline: August 7<sup>th</sup>, 2008

• Submission of Final Projects: August 28<sup>th</sup>, 2008

**Deliverables:** Design Contest participants are required to submit the following:

- Each individual participant in this contest will be required to sign Innovate Nordic 2008 Contest Participant Release Form.
- Preliminary Paper and Final Project Paper should be submitted before the deadline.
- Compilation report file and simulation waveforms showing correct functionality of the design. Altera may ask for more details on the design such as RTL simulation results etc if required.
- In-system demonstrations of the design that shows correct hardware functionality of the designs. Experts from Altera, MathWorks, SLS and Terasic will oversee the final project paper and demonstrations.

## **Important Notice:**

- Preliminary and final project paper should accord with the template specified online.
   The Project Paper Submission Template and Innovate Nordic 2008 Contest
   Participant Release Form could be referred on Design Resources of the website.
- Participants will receive ID number for logging into <u>www.innovatenordic.com</u> to submit/edit their preliminary and final papers.

- The project papers submitted for this contest will be compiled and published by Altera in a book. Each team participating in the contest will receive one complimentary copy of this book.
- Altera reserves the right to edit project papers prior to publication to ensure compliance with Altera's publication guidelines. Altera also reserves the right to withhold project papers from publication for any reason.
- By signing this release form, you certify that the project papers and supporting materials you submit and display during this contest are your original work and that you are not infringing any third party intellectual property rights. By signing this release form, you will also transfer the copyright ownership of your project papers and supporting materials to Altera. You and the other members of your project team will retain the right to reproduce, distribute, and create derivative works of your project papers and all supporting materials.
- Altera, as the sponsor of this contest, will retain the copyright ownership of the project papers and other usufruct of the design and documents of this contest.

## **Evaluation Methodology:**

- 1. The designs will be scored by a panel of experts from Altera, MathWorks, SLS and Terasic.
- 2. The score will be calculated based on the scoring guidelines mentioned in Table 1
- 3. The design receiving the highest score will be declared the 1<sup>st</sup> prize winner. There will also be one 2<sup>nd</sup> and one 3<sup>rd</sup> prize for the designs receiving the 2<sup>nd</sup> highest and the 3<sup>rd</sup> highest scores.

**Table 1: Scoring Guidelines for Innovate Canada 2008 Contest** 

| Design Phase   | Category      | Score | Examples                                                                                                                          |
|----------------|---------------|-------|-----------------------------------------------------------------------------------------------------------------------------------|
| Design Concept | Complexity    | 5 pts | -Design uses RTOS or -Multiple Nios cores sharing and inter-core communications                                                   |
|                |               | 4 pts | <ul> <li>Uses DSP Algorithm</li> <li>or</li> <li>Does packet processing</li> <li>or</li> <li>Does graphic acceleration</li> </ul> |
|                |               | 3 pts | - greater than 70% LE /memory utilization or - uses complex IP cores                                                              |
|                |               | 2 pts | - uses two masters on Avalon bus                                                                                                  |
|                |               | 1 pts | - greater than 50% LE / memory utilization                                                                                        |
|                |               | 0 pt  | - None of the above                                                                                                               |
|                | Functionality | 5 pts | - Custom peripheral AND custom instruction on same chip                                                                           |
|                |               | 4 pts | - custom instruction or - custom peripheral for hardware acceleration                                                             |
|                |               | 3 pts | - custom peripheral without hardware acceleration                                                                                 |
|                |               | 2 pts | - More than 8 peripherals on SoPC bus                                                                                             |
|                |               | 1 pts | - More than 5 peripherals on SoPC bus                                                                                             |
|                |               | 0 pts | - None of the above                                                                                                               |

| Design<br>Implementation | Completeness | 5 pts | - Final report and 100% software complete and 100% hardware demonstration                                                   |
|--------------------------|--------------|-------|-----------------------------------------------------------------------------------------------------------------------------|
|                          |              | 4 pts | - Final report and 100% software and 80% hardware demonstration                                                             |
|                          |              | 3 pts | - Final report and software debugging AND hardware debugging                                                                |
|                          |              | 2 pts | - Final report and software debugging                                                                                       |
|                          |              | 1 pts | - Final report and hardware debugging only                                                                                  |
|                          |              | 0 pts | - None of the above                                                                                                         |
| Documentation            | Completeness | 5 pts | - Complete all 7 parts in proper format with proper illustrations and full documentation of the final project.              |
|                          |              | 4 pts | - Complete all 7 parts in proper format                                                                                     |
|                          |              | 3 pts | - Complete mandatory parts and detailed design description and design features                                              |
|                          |              | 2 pts | - Complete mandatory parts and detailed design description                                                                  |
|                          |              | 1 pts | - Complete all mandatory parts (Design Introduction, Function Description, Performance Parameters, and Design Architecture. |
|                          |              | 0 pts | - No submission *  *Violation of the contest agreements. The project is said to be disqualified.                            |